JFIF$        dd7 

Viewing File: /usr/src/kernels/5.14.0-570.30.1.el9_6.x86_64/include/dt-bindings/reset/realtek,rtd1295.h

/* SPDX-License-Identifier: (GPL-2.0-or-later OR BSD-2-Clause) */
/*
 * Realtek RTD1295 reset controllers
 *
 * Copyright (c) 2017 Andreas Färber
 */
#ifndef DT_BINDINGS_RESET_RTD1295_H
#define DT_BINDINGS_RESET_RTD1295_H

/* soft reset 1 */
#define RTD1295_RSTN_MISC		0
#define RTD1295_RSTN_NAT		1
#define RTD1295_RSTN_USB3_PHY0_POW	2
#define RTD1295_RSTN_GSPI		3
#define RTD1295_RSTN_USB3_P0_MDIO	4
#define RTD1295_RSTN_SATA_0		5
#define RTD1295_RSTN_USB		6
#define RTD1295_RSTN_SATA_PHY_0		7
#define RTD1295_RSTN_USB_PHY0		8
#define RTD1295_RSTN_USB_PHY1		9
#define RTD1295_RSTN_SATA_PHY_POW_0	10
#define RTD1295_RSTN_SATA_FUNC_EXIST_0	11
#define RTD1295_RSTN_HDMI		12
#define RTD1295_RSTN_VE1		13
#define RTD1295_RSTN_VE2		14
#define RTD1295_RSTN_VE3		15
#define RTD1295_RSTN_ETN		16
#define RTD1295_RSTN_AIO		17
#define RTD1295_RSTN_GPU		18
#define RTD1295_RSTN_TVE		19
#define RTD1295_RSTN_VO			20
#define RTD1295_RSTN_LVDS		21
#define RTD1295_RSTN_SE			22
#define RTD1295_RSTN_DCU		23
#define RTD1295_RSTN_DC_PHY		24
#define RTD1295_RSTN_CP			25
#define RTD1295_RSTN_MD			26
#define RTD1295_RSTN_TP			27
#define RTD1295_RSTN_AE			28
#define RTD1295_RSTN_NF			29
#define RTD1295_RSTN_MIPI		30
#define RTD1295_RSTN_RSA		31

/* soft reset 2 */
#define RTD1295_RSTN_ACPU		0
#define RTD1295_RSTN_JPEG		1
#define RTD1295_RSTN_USB_PHY3		2
#define RTD1295_RSTN_USB_PHY2		3
#define RTD1295_RSTN_USB3_PHY1_POW	4
#define RTD1295_RSTN_USB3_P1_MDIO	5
#define RTD1295_RSTN_PCIE0_STITCH	6
#define RTD1295_RSTN_PCIE0_PHY		7
#define RTD1295_RSTN_PCIE0		8
#define RTD1295_RSTN_PCR_CNT		9
#define RTD1295_RSTN_CR			10
#define RTD1295_RSTN_EMMC		11
#define RTD1295_RSTN_SDIO		12
#define RTD1295_RSTN_PCIE0_CORE		13
#define RTD1295_RSTN_PCIE0_POWER	14
#define RTD1295_RSTN_PCIE0_NONSTICH	15
#define RTD1295_RSTN_PCIE1_PHY		16
#define RTD1295_RSTN_PCIE1		17
#define RTD1295_RSTN_I2C_5		18
#define RTD1295_RSTN_PCIE1_STITCH	19
#define RTD1295_RSTN_PCIE1_CORE		20
#define RTD1295_RSTN_PCIE1_POWER	21
#define RTD1295_RSTN_PCIE1_NONSTICH	22
#define RTD1295_RSTN_I2C_4		23
#define RTD1295_RSTN_I2C_3		24
#define RTD1295_RSTN_I2C_2		25
#define RTD1295_RSTN_I2C_1		26
#define RTD1295_RSTN_UR2		27
#define RTD1295_RSTN_UR1		28
#define RTD1295_RSTN_MISC_SC		29
#define RTD1295_RSTN_CBUS_TX		30
#define RTD1295_RSTN_SDS_PHY		31

/* soft reset 3 */
#define RTD1295_RSTN_SB2		0

/* soft reset 4 */
#define RTD1295_RSTN_DCPHY_CRT		0
#define RTD1295_RSTN_DCPHY_ALERT_RX	1
#define RTD1295_RSTN_DCPHY_PTR		2
#define RTD1295_RSTN_DCPHY_LDO		3
#define RTD1295_RSTN_DCPHY_SSC_DIG	4
#define RTD1295_RSTN_HDMIRX		5
#define RTD1295_RSTN_CBUSRX		6
#define RTD1295_RSTN_SATA_PHY_POW_1	7
#define RTD1295_RSTN_SATA_FUNC_EXIST_1	8
#define RTD1295_RSTN_SATA_PHY_1		9
#define RTD1295_RSTN_SATA_1		10
#define RTD1295_RSTN_FAN		11
#define RTD1295_RSTN_HDMIRX_WRAP	12
#define RTD1295_RSTN_PCIE0_PHY_MDIO	13
#define RTD1295_RSTN_PCIE1_PHY_MDIO	14
#define RTD1295_RSTN_DISP		15

/* iso reset */
#define RTD1295_ISO_RSTN_IR		1
#define RTD1295_ISO_RSTN_CEC0		2
#define RTD1295_ISO_RSTN_CEC1		3
#define RTD1295_ISO_RSTN_DP		4
#define RTD1295_ISO_RSTN_CBUSTX		5
#define RTD1295_ISO_RSTN_CBUSRX		6
#define RTD1295_ISO_RSTN_EFUSE		7
#define RTD1295_ISO_RSTN_UR0		8
#define RTD1295_ISO_RSTN_GMAC		9
#define RTD1295_ISO_RSTN_GPHY		10
#define RTD1295_ISO_RSTN_I2C_0		11
#define RTD1295_ISO_RSTN_I2C_1		12
#define RTD1295_ISO_RSTN_CBUS		13

#endif
Back to Directory  nL+D550H?Mx ,D"v]qv;6*Zqn)ZP0!1 A "#a$2Qr D8 a Ri[f\mIykIw0cuFcRı?lO7к_f˓[C$殷WF<_W ԣsKcëIzyQy/_LKℂ;C",pFA:/]=H  ~,ls/9ć:[=/#f;)x{ٛEQ )~ =𘙲r*2~ a _V=' kumFD}KYYC)({ *g&f`툪ry`=^cJ.I](*`wq1dđ#̩͑0;H]u搂@:~וKL Nsh}OIR*8:2 !lDJVo(3=M(zȰ+i*NAr6KnSl)!JJӁ* %݉?|D}d5:eP0R;{$X'xF@.ÊB {,WJuQɲRI;9QE琯62fT.DUJ;*cP A\ILNj!J۱+O\͔]ޒS߼Jȧc%ANolՎprULZԛerE2=XDXgVQeӓk yP7U*omQIs,K`)6\G3t?pgjrmۛجwluGtfh9uyP0D;Uڽ"OXlif$)&|ML0Zrm1[HXPlPR0'G=i2N+0e2]]9VTPO׮7h(F*癈'=QVZDF,d߬~TX G[`le69CR(!S2!P <0x<!1AQ "Raq02Br#SCTb ?Ζ"]mH5WR7k.ۛ!}Q~+yԏz|@T20S~Kek *zFf^2X*(@8r?CIuI|֓>^ExLgNUY+{.RѪ τV׸YTD I62'8Y27'\TP.6d&˦@Vqi|8-OΕ]ʔ U=TL8=;6c| !qfF3aů&~$l}'NWUs$Uk^SV:U# 6w++s&r+nڐ{@29 gL u"TÙM=6(^"7r}=6YݾlCuhquympǦ GjhsǜNlɻ}o7#S6aw4!OSrD57%|?x>L |/nD6?/8w#[)L7+6〼T ATg!%5MmZ/c-{1_Je"|^$'O&ޱմTrb$w)R$& N1EtdU3Uȉ1pM"N*(DNyd96.(jQ)X 5cQɎMyW?Q*!R>6=7)Xj5`J]e8%t!+'!1Q5 !1 AQaqё#2"0BRb?Gt^## .llQT $v,,m㵜5ubV =sY+@d{N! dnO<.-B;_wJt6;QJd.Qc%p{ 1,sNDdFHI0ГoXшe黅XۢF:)[FGXƹ/w_cMeD,ʡcc.WDtA$j@:) -# u c1<@ۗ9F)KJ-hpP]_x[qBlbpʖw q"LFGdƶ*s+ډ_Zc"?%t[IP 6J]#=ɺVvvCGsGh1 >)6|ey?Lӣm,4GWUi`]uJVoVDG< SB6ϏQ@ TiUlyOU0kfV~~}SZ@*WUUi##; s/[=!7}"WN]'(L! ~y5g9T̅JkbM' +s:S +B)v@Mj e Cf jE 0Y\QnzG1д~Wo{T9?`Rmyhsy3!HAD]mc1~2LSu7xT;j$`}4->L#vzŏILS ֭T{rjGKC;bpU=-`BsK.SFw4Mq]ZdHS0)tLg